5
5-12
Ver.0.10
Figure 5.3.2 Interrupt Control Register Configuration (Edge-recognized Type)
Figure 5.3.3 Interrupt Control Register Configuration (Level-recognized Type)
INTERRUPT CONTROLLER (ICU)
5.3 ICU-Related Registers
Interrupt priority
resolving circuit
Interrupt request
from each
peripheral function
Interrupt enabled
ILEVEL
(Levels 0-7)
D3,11
Data bus
D5-7,13-15
3
F/F
set
set/clear
IREQ
D3,11
D5-7,13-15
RD
3
IREQ
Group interrupt
Interrupt priority
resolving circuit
Group Interrupt request
from each
peripheral function
Interrupt enabled
ILEVEL
(Levels 0-7)
Data bus
Read-only circuit
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...