5
5-9
Ver.0.10
5.3.3 SBI (System Break Interrupt) Control Register
■
SBI (System Break Interrupt) Control Register
<Address:H'0080 0006>
W = : Writable for only clearing operation (see the description below)
_______
The SBI (System Break Interrupt) is an interrupt generated by a falling edge on SBI signal input pin.
When an SBI occurs, the SBI Control Register's SBIREQ (SBI request) bit is set to 1. The SBIREQ
bit cannot be set in software. To clear the SBIREQ bit after being set, perform the operation
described below. (Be careful not to clear this bit when no SBI request has been generated.)
• Write a 1 and then a 0 to SBIREQ.
<When reset: H''00>
D
Bit Name
Function
R
W
0 – 6
No functions assigned
0
–
7
SBI REQ (SBI request)
0 : SBI is not requested
1 : SBI is requested
D0
1
2
3
4
5
6
D7
SBIREQ
INTERRUPT CONTROLLER (ICU)
5.3 ICU-Related Registers
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...