11
11-22
Ver.0.10
(6) ADnSSTT (A-Dn conversion start) bit (D7)
When this bit is set to 1 while a software trigger has been selected by the ADnSSEL (A-Dn
conversion start trigger selection) bit, the A-Dn converter starts A-D conversion.
If the A-Dn conversion start bit and A-Dn conversion stop bit are set to 1 at the same time, the A-
Dn conversion stop bit has priority.
If this bit is set to 1 again during single mode conversion, special operation mode "Forcible single
mode execution during scan mode" is entered into, so that the channel being converted in scan
mode is canceled and single mode conversion is performed. When the single mode conversion
finishes, scan mode A-D conversion is restarted beginning with the canceled channel.
A-D CONVERTERS
11.2 A-D Converter Related Registers
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...