4
4-23
Ver.0.10
4.12 Example of EIT Processing
(1) When RIE, AE, SBI, EI, or TRAP occurs singly
Figure 4.12.1 Processing of Events When RIE, AE, SBI, EI, or TRAP Occurs Singly
(2) When RIE, AE, or TRAP and EI occurs simultaneously
Figure 4.12.2 Processing of Events when RIE, AE, or TRAP and EI Occurs Simultaneously
RTE instruction
IE=0
IE=1
BPC register = Return address A
IE=1
RIE, AE, SBI, EI,
or TRAP occurrs Singly
Return address A:
If IE = 0, no events but reset
and SBI are accepted
:EIT handler
RIE, AE, or TRAP is accepted first
BPC register = Return address A
RIE, AE, or TRAP and EI
occurs simultaneously
EI is accepted next
BPC register = Return address A
RTE instruction
IE=0
IE=1
IE=1
Return address A:
:EIT handler
IE=0
IE=1
RTE instruction
EIT
4.12 Example of EIT Processing
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...