10
10-158
Ver.0.10
Counter (32 bits)
H'FFFF FFFF
H'0000 0000
Reset
H'8000 0000
H'C000 0000
H'8000 0000
H'C000 0000
H'6000 0000
H'D000 0000
H'6000 0000
H'D000 0000
Count clock
Enabled
(by deassertion
of reset)
Measure
event 1
occurs
Initial value (indeterminate)
Note: This diagram does not show detail timing information.
Measure 0 register
Overflow
occurs
TIN23 interrupt
Measure
event 0
occurs
Indeterminate
value
Measure
event 1
occurs
Measure
event 0
occurs
Measure 1 register
TIN22 interrupt
Initial value (indeterminate)
10.6.7 Operation of TML Measure Input
(1) Outline of TML measure input
In TML measure input, the counter starts counting up clock pulses upon deassertion of reset.
When event input is entered to measure registers 0-3, the counter value is latched into the
measure registers.
A TIN interrupt can be generated by entering an external measure signal. (No TML counter
overflow interrupts are available.)
Figure 10.6.3 Typical Operation in TML Measure Input
MULTIJUNCTION TIMERS
10.6 TML (Input-related 32-bit Timer)
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...