1
1-7
Ver.0.10
OVERVIEW
1.2 Block Diagram
1.2 Block Diagram
Figure 1.2.1 shows a block diagram of the 32170. Features of each block are shown in Tables 1.2.1
through 1.2.3.
Figure 1.2.1 Block Diagram of the 32170
PLL clock generator circuit
Internal bus interface
Address
Data
Internal RAM
(M32170F6:40KB)
(M32170F4:32KB)
(M32170F3:32KB)
Internal flash memory
(M32170F6:768KB)
(M32170F4:512KB)
(M32170F3:384KB)
M32R CPU core
(max 40MHz)
Multiplier-
accumulator
(32 X 16 + 56)
DMAC
(10 channels)
Multijunction timer
(MJT: 64 channels)
Serial I/O
(6 channels)
A-D converter
(10-bit resolution, 16 channels) x 2
Wait controller
Interrupt controller
(31 sources, 8 levels)
Real-time debugger (RTD)
External bus
interface
Internal 16-bit bus
Internal 32-bit
bus
Input/output port (JTAG), 157 lines
Full CAN
(1 channel)
32170
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...