5
5-6
Ver.0.10
5.3 ICU-Related Registers
The diagram below shows a map of the Interrupt Controller (ICU)'s related registers.
Figure 5.3.1 Interrupt Controller (ICU) Related Register Map
INTERRUPT CONTROLLER (ICU)
5.3 ICU-Related Registers
H'0080 0000
Address
D0
D7
+0 Address
+1 Address
D8
D15
H'0080 0004
H'0080 0006
H'0080 0066
H'0080 0068
AAAAAAA
AAAAAAA
Interrupt Mask Register (IMASK)
SBI Control Register (SBICR)
H'0080 006A
H'0080 006C
H'0080 006E
H'0080 0070
H'0080 0072
H'0080 0074
H'0080 0076
H'0080 0078
AAAAAAA
H'0080 0002
H'0080 007A
H'0080 007C
H'0080 007E
A-D0 Conversion Interrupt Control
Register (IAD0CCR)
SIO0 Receive Interrupt Control
Register (ISIO0RXCR)
SIO1 Receive Interrupt Control
Register (ISIO1RXCR)
SIO1 Transmit Interrupt Control
Register (ISIO1TXCR)
SIO0 Transmit Interrupt Control
Register (ISIO0TXCR)
DMA0-4 Interrupt Control
Register (IDMA04CR)
MJT Output Interrupt Control Register 0
(IMJTOCR0)
MJT Output Interrupt Control Register 2
(IMJTOCR2)
MJT Output Interrupt Control Register 4
(IMJTOCR4)
MJT Output Interrupt Control Register
(IMJTOCR6)
MJT Output Interrupt Control Register
(IMJTOCR1)
MJT Output Interrupt Control Register 3
(IMJTOCR3)
MJT Output Interrupt Control Register5
(IMJTOCR5)
MJT Output Interrupt Control Register7
(IMJTOCR7)
MJT Input Interrupt Control
Register 0 (IMJTICR0)
MJT Input Interrupt Control
Register 1 (IMJTICR1)
MJT Input Interrupt Control
Register 2 (IMJTICR2)
MJT Input Interrupt Control
Register 3 (IMJTICR3)
MJT Input Interrupt Control
Register 4 (IMJTICR4)
TID1 Output Interrupt Control
Register (ITID1CR)
SIO2,3 Transmit/Receive Interrupt
Control Register (ISIO23CR)
RTD Interrupt Control Register
(IRTDCR)
DMA5-9 Interrupt Control Register
(IDMA59CR)
TOD0 Output Interrupt Control
Register (ITOD0CR)
TID0 Output Interrupt Control
Register (ITID0CR)
Interrupt Vector Register (IVECT)
Note: The registers in the thick frames must always be accessed in halfwords.
H'0080 0060
CAN0 Transmit/Receive & Error
Interrupt Control Register (ICAN0CR)
TML1 Input Interrupt Control Register
(ITML1CR)
H'0080 0062
TID2 Output Interrupt Control Register
(ITID2CR)
A-D1 Conversion Interrupt
Control Register (IAD1CCR)
H'0080 0064
SIO4,5 Transmit/Receive Interrupt
Control Register (ISIO45CR)
TOD1+TOM0 Output Interrupt
Control Register (ITOM0CR)
Blank addresses are reserved for future use.
~
~
~
~
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...