3
3-17
Ver.0.10
ADDRESS SPACE
3.4 Internal ROM/SFR Area
Figure 3.4.9 Register Mapping of the SFR Area (6)
D0
D7
D8
D15
TMS0 Counter (TMS0CT)
TMS0 Measure 3 Register (TMS0MR3)
TMS0 Measure 2 Register (TMS0MR2)
TMS0 Measure 1 Register (TMS0MR1)
H'0080 03C0
H'0080 03C2
H'0080 03C4
H'0080 03C6
TMS0 Measure 0 Register (TMS0MR0)
TMS0 Control Register (TMS0CR)
TMS1 Control Register (TMS1CR)
TMS1 Counter (TMS1CT)
TMS1 Measure 3 Register (TMS1MR3)
TMS1 Measure 2 Register (TMS1MR2)
TMS1 Measure 1 Register (TMS1MR1)
TMS1 Measure 0 Register (TMS1MR0)
H'0080 03C8
H'0080 03CA
H'0080 03D0
H'0080 03D2
H'0080 03D4
H'0080 03D6
H'0080 03D8
H'0080 03E0
H'0080 03E2
H'0080 03EA
H'0080 03F0
H'0080 03F2
H'0080 03F4
H'0080 03F6
H'0080 03F8
H'0080 03FA
H'0080 03FC
TML0 Counter, High (TML0CTH)
TML0 Counter, Low (TML0CTL)
TML0 Measure 3 Register, High (TML0MR3H)
TML0 Measure 3 Register, Low (TML0MR3L)
TML0 Measure 2 Register, High (TML0MR2H)
TML0 Measure 2 Register, Low (TML0MR2L)
TML0 Measure 1 Register, High (TML0MR1H)
TML0 Measure 1 Register, Low (TML0MR1L)
TML0 Measure 0 Register, High (TML0MR0H)
TML0 Control Register (TML0CR)
H'0080 03FE
TML0 Measure 0 Register, Low (TML0MR0L)
DMA0-4 Interrupt Mask Register (DM04ITMK)
DMA0 Channel Control Register (DM0CNT)
DMA0 Transfer Count Register (DM0TCT)
DMA0 Source Address Register (DM0SA)
DMA0 Destination Address Register (DM0DA)
DMA1 Channel Control Register (DM1CNT)
DMA1 Transfer Count Register (DM1TCT)
DMA1 Source Address Register (DM1SA)
DMA1 Destination Address Register (DM1DA)
H'0080 0412
H'0080 0414
H'0080 0416
H'0080 0418
H'0080 041A
H'0080 041C
H'0080 0410
H'0080 041E
H'0080 0422
H'0080 0424
H'0080 0426
H'0080 0428
H'0080 0420
DMA0-4 Interrupt Request Status Register (DM04ITST)
H'0080 0400
H'0080 0408
DMA5-9 Interrupt Mask Register (DM59ITMK)
DMA5-9 Interrupt Request Status Register (DM59ITST)
DMA5 Channel Control Register (DM5CNT)
DMA5 Transfer Count Register (DM5TCT)
DMA5 Source Address Register (DM5SA)
DMA5 Destination Address Register (DM5DA)
DMA6 Channel Control Register (DM6CNT)
DMA6 Transfer Count Register (DM6TCT)
H'0080 03BE
TIO0-9 Count Enable Register (TIOCEN)
H'0080 042A
H'0080 042C
H'0080 042E
DMA6 Source Address Register (DM6SA)
DMA6 Destination Address Register (DM6DA)
H'0080 03BC
TIO0-9 Enable Protect Register (TIOPRO)
+0 Address
+1 Address
Address
Blank addresses are reserved areas.
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...