19
19-7
Ver.0.10
JTAG
19.4 Basic Operation of JTAG
The state transitions of the TAP controller and the basic configuration of the 32170's JTAG related
registers are shown below.
Figure 19.4.2 Basic Configuration of JTAG Related Registers
Note : Shown here is the basic configuration, and the configuration of DR and IR does not all have to be
like this.
Figure 19.4.1 TAP Controller State Transition
Note : Values (0 and 1) in this diagram denote the state of JTMS input signal.
Select-DR-Scan
Test-Logic-Reset
Run-Test/Idle
0
1
0
Capture-DR
0
Shift-DR
0
Exit1-DR
1
Pause-DR
0
Exit2-DR
1
Update-DR
1
0
0
1
0
1
1
0
Select-IR-Scan
Capture-IR
0
Shift-IR
0
Exit1-IR
1
Pause-IR
0
Exit2-IR
1
Update-IR
1
0
0
1
0
1
1
0
1
1
1
Data input
G
0
1
D
T
Q
D
T
R
Q
"Shift-DR" or "Shift-IR"
"Clock-DR" or "Clock-IR"
"Update-DR" or "Update-IR"
Test reset
From preceding cell
To next cell
Data output
Parallel output stage
Shift register stage
Input multiplexer
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...