2
2-13
Ver.0.10
(7) Things to be noted for data transfer
Note that in data transfer, data arrangements in registers and those in memory are different.
Figure 2.6.9 Difference in Data Arrangements
Data in memory
Data in register
Word data (32 bits)
+0
+1
+2
+3
D0
D31
HH
HL
LH
LL
D0
D31
HH
HL
LH
LL
Half-word data (16 bits)
+0
+1
+2
+3
D0
D31
H
L
D0
D15
H
L
Byte data (8 bits)
+0
+1
+2
+3
D0
D31
D0
D7
MSB
LSB
MSB
LSB
MSB
LSB
MSB
LSB
MSB
LSB
MSB LSB
(R0-R15)
(R0-R15)
(R0-R15)
CPU
2.6 Data Formats
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...