3
3-22
Ver.0.10
Figure 3.4.14 Register Mapping of the SFR Area (11)
ADDRESS SPACE
3.4 Internal ROM/SFR Area
+0 Address
+1 Address
D0
D7
D8
D15
TOD1_5 Counter (TOD15CT)
H'0080 0BB8
H'0080 0BB6
H'0080 0BBC
H'0080 0BBA
H'0080 0BC0
H'0080 0BBE
H'0080 0BC4
H'0080 0BC2
H'0080 0BCA
Address
H'0080 0BCE
H'0080 0BCC
H'0080 0BD4
H'0080 0BC8
H'0080 0BD0
TOD1_1 Reload 0 Register (TOD11RL0)
TOD1_3 Counter (TOD13CT)
TOD1_3 Reload 1 Register (TOD13RL1)
TOD1_4 Counter (TOD14CT)
TOD1_4 Reload 1 Register (TOD14RL1)
H'0080 0B98
H'0080 0B96
H'0080 0B9A
H'0080 0B9C
H'0080 0BA0
H'0080 0BA2
H'0080 0BA8
H'0080 0BA6
H'0080 0BAA
H'0080 0B9E
H'0080 0BAC
H'0080 0BB0
H'0080 0BB4
H'0080 0BB2
H'0080 0BAE
H'0080 0BD6
H'0080 0BDA
H'0080 0BDC
H'0080 0C8C
H'0080 0C8E
H'0080 0C90
H'0080 0C94
H'0080 0C96
H'0080 0C98
TOM0_0 Reload 0 Register (TOM00RL0)
TOM0_1 Counter (TOM01CT)
TOD1_2 Reload 0 Register (TOD12RL0)
TOD1_3 Reload 0 Register (TOD13RL0)
TOD1_4 Reload 0 Register (TOD14RL0)
TOD1_5 Reload 1 Register (TOD15RL1)
TOD1_5 Reload 0 Register (TOD15RL0)
TOD1_6 Counter (TOD16CT)
TOD1_6 Reload 1 Register (TOD16RL1)
H'0080 0BD2
H'0080 0BD8
H'0080 0BDE
TOD1 Interrupt Status Register (TOD1IST)
F/F Protect Register 3 (FFP3)
F/F Data Register 3 (FFD3)
TOD1 Enable Protect Register (TOD1PRO)
TOD1 Count Enable Register (TOD1CEN)
TOM0_0 Reload 1 Register (TOM00RL1)
H'0080 0BA4
H'0080 0BC6
H'0080 0C92
TOD1_0 Reload 0 Register (TOD10RL0)
TOD1_1 Counter (TOD11CT)
TOD1_1 Reload 1 Register (TOD11RL1)
TOD1_2 Counter (TOD12CT)
TOD1_2 Reload 1 Register (TOD12RL1)
TOD1_6 Reload 0 Register (TOD16RL0)
TOD1_7 Counter (TOD17CT)
TOD1_7 Reload 1 Register (TOD17RL1)
TOD1_7 Reload 0 Register (TOD17RL0)
TID1 Control & Prescaler 4 Enable Register (TID1PRS4EN)
Prescaler Register 4 (PRS4)
TOD1 Interrupt Mask Register (TOD1IMA)
TOD1 Control Register (TOD1CR)
TID2 Counter (TID2CT)
TID2 Reload Register (TID2RL)
TOM0_0 Counter (TOM00CT)
H'0080 0C9A
H'0080 0C9C
TOM0_1 Reload 1 Register (TOM01RL1)
Blank addresses are reserved areas.
~
~
~
~
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...