3
3-14
Ver.0.10
ADDRESS SPACE
3.4 Internal ROM/SFR Area
Figure 3.4.6 Register Mapping of the SFR Area (3)
+0 Address
+1 Address
D0
D7
D8
D15
H'0080 021E
F/F Source Select Register 0 (FFS0)
F/F Source Select Register 1 (FFS1)
F/F Protect Register 0 (FFP0)
F/F Data Register 0 (FFD0)
H'0080 0220
H'0080 0222
H'0080 0224
H'0080 0226
H'0080 0228
H'0080 022A
F/F Protect Register 1 (FFP1)
F/F Data Register 1 (FFD1)
H'0080 0230
H'0080 0232
H'0080 0234
H'0080 0236
H'0080 0238
H'0080 023A
H'0080 023C
H'0080 023E
H'0080 0240
H'0080 0242
H'0080 0244
H'0080 0246
H'0080 0250
TOP Interrupt Control Register 0 (TOPIR0)
TOP Interrupt Control Register 1 (TOPIR1)
TOP Interrupt Control Register 2 (TOPIR2)
TIO Interrupt Control Register 0 (TIOIR0)
TIO Interrupt Control Register 2 (TIOIR2)
TOP Interrupt Control Register 3 (TOPIR3)
TIO Interrupt Control Register 1 (TIOIR1)
TMS Interrupt Control Register (TMSIR)
TIN Interrupt Control Register 0 (TINIR0)
TIN Interrupt Control Register 2 (TINIR2)
TIN Interrupt Control Register 4 (TINIR4)
TIN Interrupt Control Register 6 (TINIR6)
TIN Interrupt Control Register 1 (TINIR1)
TIN Interrupt Control Register 3 (TINIR3)
TIN Interrupt Control Register 5 (TINIR5)
TOP0 Counter (TOP0CT)
TOP0 Reload Register (TOP0RL)
TOP0 Correction Register (TOP0CC)
TOP1 Counter (TOP1CT)
Address
H'0080 0252
H'0080 0254
H'0080 0260
H'0080 0262
H'0080 0264
H'0080 0266
TOP1 Reload Register (TOP1RL)
TOP1 Correction Register (TOP1CC)
H'0080 0256
TOP2 Counter (TOP2CT)
TOP2 Reload Register (TOP2RL)
TOP2 Correction Register (TOP2CC)
TOP3 Counter (TOP3CT)
TOP3 Reload Register (TOP3RL)
TOP3 Correction Register (TOP3CC)
H'0080 0270
H'0080 0272
H'0080 0274
H'0080 0276
H'0080 0280
H'0080 0282
H'0080 0284
H'0080 0286
TOP4 Counter (TOP4CT)
TOP4 Reload Register (TOP4RL)
TOP4 Correction Register (TOP4CC)
TOP5 Counter (TOP5CT)
TOP5 Reload Register (TOP5RL)
H'0080 0290
H'0080 0292
H'0080 0294
H'0080 0216
H'0080 021C
H'0080 0218
H'0080 021A
TIN Input Processing Control Register 2 (TINCR2)
TIN Input Processing Control Register 3 (TINCR3)
TIN Input Processing Control Register 4 (TINCR4)
TIN Interrupt Control Register 7 (TINIR7)
Blank addresses are reserved areas.
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
~
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...