10
10-154
Ver.0.10
10.6.5 TML Counters
■
TML0 Counter, High (TML0CTH)
<Address: H'0080 03E0>
■
TML0 Counter, Low (TML0CTL)
<Address: H'0080 03E2>
Note: This register must always be accessed in words (32 bits) beginning with the address of TML0CTH.
The TML0 Counter is a 32-bit up-counter, which starts counting upon deassertion of reset. The
TML0CTH register accommodates the 16 high-order bits, and the TML0CTL register
accommodates the 16 low-order bits of the 32-bit counter.
The counter can be read on-the-fly.
D0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
D15
TML0CTH (16 high-order bits)
D0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
D15
TML0CTL (16 low-order bits)
<When reset: Indeterminate>
D
Bit Name
Function
R
W
0-15
TML0CTH
32-bit counter value (16 high-order bits)
TML0CTL
32-bit counter value (16 low-order bits)
MULTIJUNCTION TIMERS
10.6 TML (Input-related 32-bit Timer)
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...