10
10-10
Ver.0.10
MULTIJUNCTION TIMERS
10.2 Common Units of Multijunction Timer
Figure 10.2.1 Timer Common Register Map (1/2)
Address
D0
D7
+0 Address
+1 Address
D8
D15
Note: The registers included in thick frames must always be accessed in halfwords.
H'0080 0200
H'0080 0214
H'0080 0216
H'0080 0218
H'0080 0210
H'0080 0212
H'0080 0224
H'0080 0226
H'0080 0228
H'0080 022A
H'0080 0222
H'0080 0236
H'0080 0238
H'0080 023A
H'0080 023C
H'0080 023E
H'0080 0234
H'0080 0204
H'0080 0230
H'0080 0232
H'0080 07D0
H'0080 021A
H'0080 0220
Blank addresses are reserved.
TIN Input Processing Control Register 0 (TINCR0)
TIN Input Processing Control Register 1 (TINCR1)
Clock Bus & Input Event Bus
Control Register (CKIEBCR)
Prescaler Register 2 (PRS2)
Output Event Bus Control Register
(OEBCR)
TIN Input Processing Control Register 4 (TINCR4)
F/F Protect Register 0 (FFP0)
F/F Data Register 0 (FFD0)
F/F Source Select Register 1
(FFS1)
F/F Data Register 1 (FFD1)
TIO Interrupt Control Register 0
(TIOIR0)
TIO Interrupt Control Register 1
(TIOIR1)
TOD0 Control Register (TOD0CR)
Prescaler Register 0 (PRS0)
Prescaler Register 1 (PRS1)
TCLK Input Processing Control Register (TCLKCR)
H'0080 0202
TIN Input Processing Control Register 2 (TINCR2)
TIN Input Processing Control Register 3 (TINCR3)
F/F Source Select Register 0 (FFS0)
F/F Protect Register 1 (FFP1)
TOP Interrupt Control Register 2
(TOPIR2)
TOP Interrupt Control Register 3
(TOPIR3)
TOP Interrupt Control Register 0
(TOPIR0)
TOP Interrupt Control Register 1
(TOPIR1)
TIO Interrupt Control Register 2
(TIOIR2)
TMS Interrupt Control Register
(TMSIR)
TIN Interrupt Control Register 0
(TINIR0)
TIN Interrupt Control Register 1
(TINIR1)
TIN Interrupt Control Register 2
(TINIR2)
TIN Interrupt Control Register 3
(TINIR3)
TIN Interrupt Control Register 4
(TINIR4)
TIN Interrupt Control Register 5
(TINIR5)
TIN Interrupt Control Register 6
(TINIR6)
TIN Interrupt Control Register 7
(TINIR7)
Prescaler Register 3 (PRS3)
TID0 Control & Prescaler 3
Enable Register (TID0PRS3EN)
H'0080 07D2
TOD0 Interrupt Mask Register
(TOD0IMA)
TOD0 Interrupt Status Register
(TOD0IST)
H'0080 07D4
F/F Protect Register 2 (FFP2)
H'0080 07D6
F/F Data Register 2 (FFD2)
H'0080 07D8
H'0080 07DA
H'0080 07DC
TOD0 Enable Protect Register
(TOD0PRO)
H'0080 07DE
TOD0 Count Enable Register
(TOD0CEN)
TIN Input Processing Control Register 3 (TINCR3)
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...