7
7-3
Ver.0.10
RESET
7.3 Internal State Immediately after Reset Release
7.3 Internal State Immediately after Reset Release
The table below lists the register state of the device immediately after it has gotten out of reset. For
details about the initial register state of each internal peripheral I/O, refer to each section in this
manual where the relevant internal peripheral I/O is described.
Table 7.3.1 Internal State Immediately after Reset
Register
State after Reset Release
PSW
(CR0)
B'0000 0000 0000 0000 ??00 000? 0000 0000 (BSM, BIE, BC bits = indeterminate)
CBR
(CR1)
H'0000 0000 (C bit = 0)
SPI
(CR2)
Indeterminate
SPU
(CR3)
Indeterminate
BPC
(CR6)
Indeterminate
PC
H'0000 0000 (Executed beginning with address H'0000 0000) (Note)
ACC (accumulator) Indeterminate
Note: When in boot mode, this changes to the start address of the boot program space (H'8000 0000).
Summary of Contents for M32170F3VFP
Page 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Page 56: ...2 2 14 Ver 0 10 This is a blank page ...
Page 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Page 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Page 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Page 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Page 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Page 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...