MAX32600 User’s Guide
Analog Front End
8.3 ADC
• 0: FIFO is not empty
• 1: FIFO is empty
ADC_CTRL0.avg_mode
Field
Bits
Default
Access
Description
avg_mode
21:20
00b
R/W
ADC Decimation Filter Mode
• 00b: Bypass (decimation filter not used)
• 01b: Output average only
• 10b: Output average as well as raw data (Raw data is output first into output FIFO followed by average of raw # of samples)
• 11b: Reserved
ADC_CTRL0.cpu_dac_strt
Field
Bits
Default
Access
Description
cpu_dac_strt
22
0
R/W
CPU DAC Sequence Start
Write to 1 to start the programmed DAC pattern generation sequence simultaneously on ADC Start. Phase locked with ADC.
Cleared to 0 by hardware when operation has completed.
ADC_CTRL0.adc_clk_mode
Field
Bits
Default
Access
Description
adc_clk_mode
26:24
000b
R/W
ADC Clock Mode
Rev.1.3 April 2015
Maxim Integrated
Page 428