MAX32600 User’s Guide
Communication Peripherals
7.2 SPI
Logic Signal
Port and Pin
SDIO (MISO)
A/B) P2.2(1)
Optional: Slave Ready
Logic Signal
Port and Pin
SR
A) P1.7(0)
B) P2.4(0)
A/B) 2.5(1)
7.2.2.2
Standard Layout (12mm x 12mm) Configuration
The tables below contain the available pin configurations for each of the SPI Master ports (SPI0, SPI1, and SPI2):
SPI0
Logic Signal
Port and Pin
SS
A) P0.3(0), P0.4(1), P0.5(2), P0.6(3), P0.7(4)
B) P1.3(0), P2.4(1), p2.5(2), P2.6(3), P2.7(4)
C) P6.3(0), P6.4(1), P6.5(2), P6.6(3), P6.7(4)
SCK
A) P0.0
B) P1.0
C) P6.0
SDIO
A) P0.6(2), P0.7(3)
B) P2.6(2), P2.7(3)
C) P6.6(2), P6.7(3)
SDIO (MOSI)
A) P0.1(0)
B) P1.1(0)
C) P6.1(0)
SDIO (MISO)
A) P0.2(1)
B) P1.2(1)
C) P6.2(1)
Rev.1.3 April 2015
Maxim Integrated
Page 260