154
7.1.2
Block Diagram
Figure 7.1 shows a block diagram of the UBC.
#
BBRA
BARA
BAMRA
BASRA
!
"
#
ASID
comparator
CPU state
signals
IAB
LAB
MDB
Access
comparator
Address
comparator
Channel A
ASID
comparator
Access
comparator
Address
comparator
Data
comparator
PC Trace
CONTROL
Channel B
BBRB
BETR
BARB
BAMRB
BASRB
BDRB
BDMRB
BRSR
BRDR
BRCR
User break request
UBC Location
CCN Location
LDB/IDB/
XDB/YDB
Access
Control
Legend
BBRA:
Break bus cycle register A
BARA:
Break address register A
BAMRA:
Break address mask register A
BASRA:
Break ASID register A
BBRB:
Break bus cycle register B
BARB:
Break address register B
BAMRB:
Break address mask register B
BASRB:
Break ASID register B
BDRB:
Break data register B
BDMRB:
Break data mask register B
BETR:
Break execution times register
BRSR:
Branch source register
BRDR:
Branch destination register
BRCR:
Break control register
Figure 7.1 Block Diagram of User Break Controller
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...