229
10.1.2
Block Diagram
Figure 10.1 shows a block diagram of the bus state controller.
WCR1
WCR2
BCR1
Module bus
MCR
BSC
RFCR
RTCNT
Comparator
Refresh
controller
Peripheral bus
Internal bus
Interrupt
controller
Memory
controller
Area
controller
Wait
controller
WAIT
CS0
,
CS6
–
CS2
,
CE2A
,
CE2B
MCS0
–
MCS7
BS
RD
RD/
WR
WE3
–
WE0
RASxx
CASx
CKE
ICIORD
,
ICIOWR
IOIS16
WCR:
BCR:
MCR:
PCR:
Legend
Bus
interface
RTCSR
RTCOR
BCR2
PCR
MCSCRn
Wait state control register
Bus control register
Memory control register
PCMCIA control register
RFCR:
RTCNT:
RTCOR:
RTCSR:
MCSCRn:
Refresh count register
Refresh timer count register
Refresh time constant register
Refresh timer control/status register
MCSn control register (n: 0–7)
Figure 10.1 Block Diagram of Bus State Controller
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...