333
11.1.2
Block Diagram
Figure 11.1 shows a block diagram of the DMAC.
Peripheral bus
Internal bus
DREQ0
,
DREQ1
Iteration
control
SARn
DMAC module
Register
control
Start-up
control
Request
priority
control
Bus interface
Bus state
controller
On-chip
peripheral
module
DARn
DMATCRn
CHCRn
DMAOR
IrDA, SCIF
A/D converter
CMT
DEIn
External
RAM
External
ROM
External I/O
(memory
mapped)
External I/O
(with
acknowledge)
DACK0
,
DACK1
DRAK0, DRAK1
Legend
DMAOR:
SARn:
DARn:
DMATCRn:
CHCRn:
DEIn:
n:
DMAC operation register
DMAC source address register
DMAC destination address register
DMAC transfer count register
DMAC channel control register
DMA transfer-end interrupt request to
CPU
0 to 3
Figure 11.1 Block Diagram of DMAC
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...