703
t
WDD2
t
WDD2
CKIO
A12 or A10
RD/
WR
CSn
RAS
CAS
BS
DQMxx
CKE
A25 to A16
A15 to A0
Tp
Tr
Tc1
Tc2
Tc3
Tc4
D31 to D0
t
AD
t
AD
t
CSD3
t
CSD3
t
RWD
t
RWD
t
RWD
t
RWD
t
RASD2
t
RASD2
t
DQMD
t
DQMD
t
DQMD
t
BSD
t
BSD
(High)
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
Row address
Write command
Row
address
Row
address
Column address
t
CASD2
t
CASD2
tDAKD1
tDAKD1
DACKn
Figure 23.35 Synchronous DRAM Burst Write Bus Cycle
(RAS Down, Different Row Address, TPC = 0, RCD = 0)
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...