34
Table 2.3
Instruction Formats (cont)
Instruction Format
Source
Operand
Destination
Operand
Instruction
Example
nmd
format
nnnn
xxxx
dddd
15
0
mmmm
mmmm: register
direct
nnnndddd:
register
indirect with
displacement
MOV.L
Rm,@(disp,Rn)
mmmmdddd:
register indirect
with displacement
nnnn: register
direct
MOV.L
@(disp,Rm),Rn
d format
dddd
xxxx
15
0
xxxx
dddd
dddddddd: GBR
indirect with
displacement
R0 (register
direct)
MOV.L
@(disp,GBR),R0
R0 (register
direct)
dddddddd:
GBR indirect
with
displacement
MOV.L
R0,@(disp,GBR)
dddddddd:
PC-relative with
displacement
R0 (register
direct)
MOVA
@(disp,PC),R0
dddddddd:
PC-relative
—
BF
label
d12 format
dddd
xxxx
15
0
dddd
dddd
dddddddddddd:
PC-relative
—
BRA
label
(label = disp +
PC)
nd8 format
dddd
nnnn
xxxx
15
0
dddd
dddddddd:
PC-relative with
displacement
nnnn: register
direct
MOV.L
@(disp,PC),Rn
i format
i i i i
xxxx
15
0
xxxx
i i i i
iiiiiiii: immediate
Indexed GBR
indirect
AND.B
#imm,
@(R0,GBR)
iiiiiiii: immediate
R0 (register
direct)
AND
#imm,R0
iiiiiiii: immediate
—
TRAPA #imm
ni format
nnnn
i i i i
xxxx
15
0
i i i i
iiiiiiii: immediate
nnnn: register
direct
ADD
#imm,Rn
Note: In a multiply-and-accumulate instruction, nnnn is the source register.
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...