446
Bit 6—Receive Data Register Full (RDRF): Indicates that SCRDR contains received data.
Bit 6: RDRF
Description
0
SCRDR does not contain valid receive data
(Initial value)
[Clearing conditions]
(1) RDRF is cleared to 0 when the chip is reset or enters standby mode.
(2) Software reads RDRF after it has been set to 1, then writes 0 in RDRF.
1
SCRDR contains valid receive data
[Setting condition]
RDRF is set to 1 when serial data is received normally and transferred from
SCRSR to SCRDR.
Note:
SCRDR and RDRF are not affected by detection of receive errors or by clearing of the RE
bit to 0 in the serial control register. They retain their previous contents. If RDRF is still set
to 1 when reception of the next data ends, an overrun error (ORER) occurs and the receive
data is lost.
Bit 5—Overrun Error (ORER): Indicates that data reception aborted due to an overrun error.
Bit 5: ORER
Description
0
Receiving is in progress or has ended normally
*
1
(Initial value)
[Clearing conditions]
(1) ORER is cleared to 0 when the chip is reset or enters standby mode.
(2) When software reads ORER after it has been set to 1, then writes 0 to ORER.
1
A receive overrun error occurred
*
2
[Setting condition]
ORER is set to 1 if reception of the next serial data ends when RDRF is set to 1.
Notes:
*
1 Clearing the RE bit to 0 in the serial control register does not affect the ORER bit, which
retains its previous value.
*
2 SCRDR continues to hold the data received before the overrun error, so subsequent
receive data is lost. Serial receiving cannot continue while ORER is set to 1. In
synchronous mode, serial transmitting is also disabled.
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...