6
1.2
Block Diagram
MMU
TLB
SH-3
CPU
UBC
SCI
TMU
RTC
IrDA
SCIF
ADC
DAC
AUD
BRIDGE
DMAC
CMT
I/O port
External bus
interface
BSC
CCN
CACHE
ASERAM
UDI
INTC
CPG/WDT
Peripheral bus 1
Peripheral bus 2
L bus
I bus 1
I bus 2
Legend:
ADC:
ASERAM:
AUD:
BSC:
CACHE:
CCN:
CMT:
CPG/WDT:
CPU:
DAC:
DMAC:
H-UDI:
A/D converter
ASE memory
Advanced user debugger
Bus state controller
Cache memory
Cache memory controller
Compare match timer
Clock pulse generator/watchdog timer
Central processing unit
D/A converter
Direct memory access controller
Hitachi user-debugging interface
INTC:
IrDA:
MMU:
RTC:
SCI:
SCIF:
TLB:
TMU:
UBC:
Interrupt controller
Serial communicatiion interface (with IrDA)
Memory management unit
Realtime clock
Serial communication interface (with smart card interface)
Serial communication interface (with FIFO)
Address translation buffer
Timer unit
User break controller
Figure 1.1 Block Diagram
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...