
150
Table 6.8
Interrupt Response Time
Number of States
Item
NMI
IRQ
PINT
Peripheral
Modules
Notes
Time for priority
decision and SR
mask bit comparison
0.5
×
Icyc
+ 0.5
×
Bcyc
0.5
×
Icyc
+ 1
×
Bcyc
0.5
×
Icyc
0.5
×
Icyc
+ 1.5
×
Pcyc
*
6
+ 0.5
×
Pcyc + 4.5
×
Pcyc
*
4
+ 3.5
×
Pcyc 0.5
×
Icyc
+ 3
×
Pcyc
*
7
Wait time until end
of sequence being
executed by CPU
X (
≥
0)
×
Icyc X (
≥
0)
×
Icyc X (
≥
0)
×
Icyc X (
≥
0)
×
Icyc Interrupt exception
handling is kept
waiting until the
executing instruc-
tion ends. If the
number of instruc-
tion execution
states is S
*
1
, the
maximum wait
time is: X = S – 1.
However, if BL is
set to 1 by instru-
ction execution or
by an exception,
interrupt exception
handling is
deferred until
completion of an
instruction that
clears BL to 0. If
the following
instruction masks
interrupt exception
handling, the
handling may be
further deferred.
Time from interrupt
exception handling
(save of SR and PC)
until fetch of first
instruction of
exception handler is
started
5
×
Icyc
5
×
Icyc
5
×
Icyc
5
×
Icyc
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...