597
19.5
Port D
Port D comprises a 6-bit input/output port and 2-bit input port with the pin configuration shown in
figure 19.4. Each pin has an input pull-up MOS, which is controlled by the port D control register
(PDCR) in the PFC.
PTD7 (input/output) /
DACK1
(output)
PTD6 (input) /
DREQ1
(input)
PTD5 (input/output) /
DACK0
(output)
PTD4 (input) /
DREQ0
(input)
PTD3 (input/output) /
WAKEUP
(output)
PTD2 (input/output) /
RESETOUT
(output)
PTD1 (input/output) / DRAK0 (output)
PTD0 (input/output) / DRAK1 (output)
Port D
Figure 19.4 Port D
19.5.1
Register Description
Table 19.7 summarizes the port D register.
Table 19.7
Port D Register
Name
Abbreviation
R/W
Initial Value
Address
Access Size
Port D data register
PDDR
R/W or R B'0
*
0
*
0000
H'04000126
(H'A4000126)
*
1
8
Notes: This register is located in area 1 of physical space. Therefore, when the cache is on, either
access this register from the P2 area of logical space or else make an appropriate setting
using the MMU so that this register is not cached.
*
Means no value.
*
1 When address translation by the MMU does not apply, the address in parentheses
should be used.
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...