118
(2) Data Array Write
Writes the longword data set in the data field into the entry that corresponds to the entry address
and way that were specified in the address field. The longword data will be written to the entry at
the position selected by the L bits (3-2) of the address field.
1. Address array access
Address specification
Read access
Write access
Data specification (both read and write accesses)
2. Data array access (both read and write accesses)
Address specification
31
24
23
14
13
12
11
4
3
0
1111 0000
*
…………
*
*
…………
*
*
…………
*
*
*
*
*
*
*
W
Entry address
31
24
23
14
13
12
11
4
3
0
1111 0000
W
Entry address
2
A
31 30 29
10
4
3
0
LRU
2
X
0 0 0
X
9
Address tag (28–10)
U
V
1
31
24
23
14
13
12
11
4
3
0
1111 0001
W
Entry address
0 0
1
2
L
Data specification
31
0
Longword
X: 0 for read, don’t care for write
*
: Don’t care bit
0
2
Figure 5.6 Specifying Address and Data for Memory-Mapped Cache Access
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...