123
6.1.3
Pin Configuration
Table 6.1 shows the INTC pin configuration.
Table 6.1
INTC Pins
Name
Abbreviation
I/O
Description
Nonmaskable interrupt input pin
NMI
I
Input of interrupt request signal, not
maskable by the interrupt mask bits in
SR.
Interrupt input pins
IRQ5–IRQ0
IRL3
–
IRL0
IRLS3
-
IRLS0
I
Input of interrupt request signals,
maskable by the interrupt mask bits in
SR.
Port interrupt input pins
PINT0–PINT15 I
Input of port interrupt request signals,
maskable by the interrupt mask bits in
SR.
Bus request output pin
IRQOUT
O
Output of signal that notifies external
devices that an interrupt source or
memory refresh has occurred
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...