82
Start
TLB miss
exception
Initial page
write
exception
PR check
PR check
Yes
SH = 0
and (MMUCR.SV = 0
or SR.MD = 0)?
VPNs
and ASIDs
match?
VPNs match?
No
Yes
Yes
Yes
Yes
User or
privileged?
D = 1?
C = 1?
V = 1?
No
No
User mode
Privileged mode
No
No
TLB protection
violation
exception
TLB protection
violation
Cache
access
W
00/01
10
01/11
00/10
11
W
W
W
R
R
R
R
R/W?
R/W?
R/W?
R/W?
TLB invalid
exception
Memory
access
No (noncacheable)
Yes (cacheable)
Figure 3.12 MMU Exception Generation Flowchart
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...