
266
Table 10.9
8-Bit External Device/Big-Endian Access and Data Alignment
Data Bus
Strobe Signals
Operation
D31–
D24
D23–
D16
D15–
D8
D7–D0
WE3
,
DQMUU
WE2
,
DQMUL
WE1
,
DQMLU
WE0
,
DQMLL
Byte access at 0
—
—
—
Data 7–0
Asserted
Byte access at 1
—
—
—
Data 7–0
Asserted
Byte access at 2
—
—
—
Data 7–0
Asserted
Byte access at 3
—
—
—
Data 7–0
Asserted
Word
access at 0
1st time
at 0
—
—
—
Data
15–8
Asserted
2nd time
at 1
—
—
—
Data
7–0
Asserted
Word
access at 2
1st time
at 2
—
—
—
Data
15–8
Asserted
2nd time
at 3
—
—
—
Data
7–0
Asserted
Longword
access at 0
1st time
at 0
—
—
—
Data
31–24
Asserted
2nd time
at 1
—
—
—
Data
23–16
Asserted
3rd time
at 2
—
—
—
Data
15–8
Asserted
4th time
at 3
—
—
—
Data
7–0
Asserted
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...