214
Cautions:
1. The frequency of the internal clock (I
φ
) becomes:
•
The product of the frequency of the CKIO pin, the frequency multiplication ratio of
PLL circuit 1, and the division ratio of divider 1.
•
Do not set the internal clock frequency lower than the CKIO pin frequency.
2. The frequency of the peripheral clock (P
φ
) becomes:
•
The product of the frequency of the CKIO pin, the frequency multiplication ratio of
PLL circuit 1, and the division ratio of divider 2.
•
The peripheral clock frequency should not be set higher than the frequency of the CKIO
pin, higher than 33 MHz.
3. The output frequency of PLL circuit 1 is the product of the CKIO frequency and the
multiplication ratio of PLL circuit 1.
4. ×
1,
×
2,
×
3,
×
4, or
×
6 can be used as the multiplication ratio of PLL circuit 1.
×
1,
×
1/2,
×
1/
3,
×
1/4, and
×
1/6 can be selected as the division ratios of dividers 1 and 2. Set the rate in the
frequency control register. The on/off state of PLL circuit 2 is determined by the mode.
Summary of Contents for SH7709S
Page 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Page 75: ...56 ...
Page 107: ...88 ...
Page 125: ...106 ...
Page 139: ...120 ...
Page 203: ...184 ...
Page 245: ...226 ...
Page 411: ...392 ...
Page 609: ...590 ...
Page 635: ...616 ...
Page 663: ...644 ...
Page 679: ...660 ...