Section 19 Compare Match Timer (CMT)
Rev.1.00 Dec. 13, 2005 Page 679 of 1286
REJ09B0158-0100
19.2 Input/Output
Pins
Table 19.1 shows the CMT pin configuration.
Table 19.1 Pin Configuration
Pin Name
Function
I/O
Description
CMT_CTR0
*
Channel 0 timer/counter
input/output
I/O
CMT_CTR1
*
Channel 1 timer/counter
input/output
I/O
32-bit free-running timer or 16-bit
timer/counter input capture input,
output compare output or external
trigger input.
Note: These pins are multiplexed with the STATUS0 and STATUS1 pins.
19.3 Register
Descriptions
Table 19.2 shows the CMT register configuration. Table 19.3 shows the register states in each
processing mode.
Table 19.2 Register Configuration
Ch.
Register Name
Abbreviation R/W
P4 Address
Area 7
Address
Access
Size
Sync
Clock
Configuration register
CMTCFG
R/W
H'FFE3 0000
H'1FE3 0000
32
Pck
Free-running timer
CMTFRT
R
H'FFE3 0004
H'1FE3 0004
32
Pck
Control register
CMTCTL
R/W
H'FFE3 0008
H'1FE3 0008
32
Pck
Common
Interrupt status register
CMTIRQS
R/W
H'FFE3 000C
H'1FE3 000C
32
Pck
Channel 0 time register
CMTCH0T
R/W
H'FFE3 0010
H'1FE3 0010
32
Pck
Channel 0 stop time
register
CMTCH0ST R/W H'FFE3
0020 H'1FE3
0020 32
Pck
0
Channel 0 timer/counter CMTCH0C
R/W
H'FFE3 0030
H'1FE3 0030
32
Pck
Channel 1 time register
CMTCH1T
R/W
H'FFE3 0014
H'1FE3 0014
32
Pck
Channel 1 stop time
register
CMTCH1ST R/W H'FFE3
0024 H'1FE3
0024 32
Pck
1
Channel 1 timer/counter CMTCH1C
R/W
H'FFE3 0034
H'1FE3 0034
32
Pck
Channel 2 time register
CMTCH2T
R/W
H'FFE3 0018
H'1FE3 0018
32
Pck
2
Channel 2 timer/counter CMTCH2C
R/W
H'FFE3 0038
H'1FE3 0038
32
Pck
Channel 3 time register
CMTCH3T
R/W
H'FFE3 001C
H'1FE3 001C
32
Pck
3
Channel 3 timer/counter CMTCH3C
R/W
H'FFE3 003C
H'1FE3 003C
32
Pck
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...