Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 249 of 1286
REJ09B0158-0100
Source
Number of
Sources
(Max.) Priority
INTEVT
Remarks
MMCIF 4
H'D00 FSTAT
H'D20
TRAN
Values set in INT2PRI0 to
INT2PRI7
H'D40 ERR
On-chip
module
interrupts
H'D60
FRDY
DMAC(1)
6
(4/6)
H'D80
DMINT8
*
2
H'DA0
DMINT9
*
2
H'DC0
DMINT10
*
2
H'DE0
DMINT11
*
2
TMU-ch3
1
H'E00
TUNI3
*
2
TMU-ch4
1
H'E20
TUNI4
*
2
TMU-ch5
1
H'E40
TUNI5
*
2
SSI
1
H'E80
SSII
FLCTL
4
H'F00
FLSTE
*
2
H'F20
FLTEND
*
2
H'F40
FLTRQ0
*
2
H'F60
FLTRQ1
*
2
GPIO
4
H'F80
GPIOI0 (Port E0 to E2)
H'FA0
GPIOI1 (Port E3 to E5)
H'FC0
GPIOI2
(Port H0, 1, Port J0, Port K4)
H'FE0
GPIOI3 (Port E6, Port K5)
Notes: 1.
IRL[7:4]
and
IRL[3:0]
interrupts produce the same INTEVT codes. When using level-
encoded interrupt requests, note that there is no flag to distinguish between interrupt
requests on the
IRL[7:4]
and
IRL[3:0]
pins.
2. ITI:
Interval timer interrupt
TUNI0 to TUNI5:
TMU channel 0 to 5 under flow interrupt
TICPI2:
TMU channel 2 input capture interrupt
DMINT0 to DMINT11: DMAC channel 0 to 11 transfer end or half-end interrupt
DMAE:
DMAC address error interrupt (channel 0 to 11)
ERI0, ERI1:
SCIF channel 0, 1 receive error interrupt
RXI0, RXI1:
SCIF channel 0, 1 receive data full interrupt
BRI0, BRI1:
SCIF channel 0, 1 break interrupt
TXI0, TXI1:
SCIF channel 0, 1 transmission data empty interrupt
FLSTE:
FLCTL error interrupt
FLTEND:
FLCTL error interrupt
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...