Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 306 of 1286
REJ09B0158-0100
Interrupt Source
INTEVT
Code
Interrupt
Priority
Mask/Clear
Register & Bit
Interrupt
Source
Register
Detail
Source
Register
Priority
within
Sets of
Sources
Default
Priority
PCIC(5) PCIERR
H'AA0
INT2B4[5] High High
PCIPWD3 H'AC0
INT2PRI5
[4:0]
INT2MSKR[19]
INT2MSKCR[19]
INT2A0[19]
INT2A1[19]
INT2B4[6]
PCIPWD2 H'AE0
INT2B4[7]
PCIPWD1 H'B00
INT2B4[8]
PCIPWD0 H'B20
INT2B4[9]
Low
SCIF-ch1 ERI1
*
H'B80
INT2B2[4]
High
RXI1
*
H'BA0
INT2PRI2
[20:16]
INT2MSKR[4]
INT2MSKCR[4]
INT2A0[4]
INT2A1[4]
INT2B2[5]
BRI1
*
H'BC0
INT2B2[6]
TXI1
*
H'BE0
INT2B2[7]
Low
SIOF SIOFI
H'C00
INT2PRI6
[28:24]
INT2MSKR[14]
INT2MSKCR[14]
INT2A0[14]
INT2A1[14]
HSPI SPII
H'C80
INT2PRI6
[20:16]
INT2MSKR[21]
INT2MSKCR[21]
INT2A0[21]
INT2A1[21]
MMCIF FSTAT
H'D00
INT2B5[0]
High
TRAN
H'D20
INT2PRI6
[12:8]
INT2MSKR[22]
INT2MSKCR[22]
INT2A0[22]
INT2A1[22]
INT2B5[1]
ERR
H'D40
INT2B5[2]
FRDY
H'D60
INT2B5[3]
Low
DMAC(1) DMINT8
*
H'D80
INT2B3[8]
High
DMINT9
*
H'DA0
INT2PRI3
[12:8]
INT2A0[9]
INT2A1[9]
INT2B3[9]
DMINT10
*
H'DC0
INT2MSKR[9]
INT2MSKCR[9]
INT2B3[10]
DMINT11
*
H'DE0
INT2B3[11]
Low
TMU-ch3 TUNI3
*
H'E00
INT2PRI1
[28:24]
INT2MSKR[1]
INT2MSKCR[1]
INT2A0[1]
INT2A1[1]
INT2B0[4]
TMU-ch4 TUNI4
*
H'E20
INT2PRI1
[20:16]
INT2B0[5]
TMU-ch5 TUNI5
*
H'E40
INT2PRI1
[12:8]
INT2B0[6]
SSI SSII
H'E80
INT2PRI6
[4:0]
INT2MSKR[23]
INT2MSKCR[23]
INT2A0[23]
INT2A1[23]
Low
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...