Section 30 User Debugging Interface (H-UDI)
Rev.1.00 Dec. 13, 2005 Page 1151 of 1286
REJ09B0158-0100
Number Pin
Name
I/O
*
Number
Pin
Name
I/O
*
31
SIOF_RXD/HAC_SDIN/
SSI_SCK
Control
14
AUDATA2/FD2
Output
30
SIOF_RXD/HAC_SDIN/
SSI_SCK
Input
13
AUDATA2/FD2
Control
29
SIOF_SYNC/HAC_SYNC/
SSI_WS
Output
12
AUDATA2/FD2
Input
28
SIOF_SYNC/HAC_SYNC/
SSI_WS
Control
11
AUDATA3/FD3
Output
27
SIOF_SYNC/HAC_SYNC/
SSI_WS
Input
10
AUDATA3/FD3
Control
26 SIOF_MCLK/
HAC_RES
Output
9
AUDATA3/FD3
Input
25 SIOF_MCLK/
HAC_RES
Control
8
AUDCK/FALE
Output
24 SIOF_MCLK/
HAC_RES
Input
7
AUDCK/FALE
Control
23
SIOF_SCK/HAC_BITCLK/
SSI_CLK
Output
6
AUDCK/FALE
Input
22
SIOF_SCK/HAC_BITCLK/
SSI_CLK
Control
5
AUDSYNC/
FCE
Output
21
SIOF_SCK/HAC_BITCLK/
SSI_CLK
Input
4
AUDSYNC/
FCE
Control
20 AUDATA0/FD0
Output
3 AUDSYNC/
FCE
Input
19 AUDATA0/FD0
Control
2
ASEBRK
/BRKACK Output
18 AUDATA0/FD0
Input
1
ASEBRK
/BRKACK Control
17 AUDATA1/FD1
Output
0
ASEBRK
/BRKACK Input
16 AUDATA1/FD1
Control
To
TDO
15 AUDATA1/FD1
Input
Note:
*
Control is an active-high signal. When Control is driven high, the corresponding pin is
driven according to the OUT value.
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...