Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 482 of 1286
REJ09B0158-0100
Bit Bit
Name
Initial
Value R/W Description
8 TBS 0 SH:
R/W
PCI: R
Byte Swap
Specifies whether or not byte data is swapped when
accessing to the PCI local bus.
0: No swap
1: Byte data is swapped
For details, see section 13.4.3 (5), Endian or
section 13.4.4 (6), Endian.
7
0 SH:
R
PCI: R
Reserved
These bits are always read as 0. The write value
should always be 0.
6 BMAM
0 SH:
R/W
PCI: R
Bus Master Arbitration
Controls the PCI bus arbitration mode when the PCIC
operates in host bus bridge mode. This bit is ignored
when the PCIC operates in normal mode.
0: Fixed mode (PCIC > device0 > device1 > device2 >
device3)
1: Pseudo round robin (the most recently granted
device is assigned the lowest priority)
5, 4
Undefined
SH: R
PCI: R
Reserved
These bits are always read as an undefined value.
The write value should always be 0.
3 SERR
0
SH: R/W
PCI: R
SERR
Output
Controls the
SERR
output by software. This bit is valid
only in normal mode (do not use in host bus bridge
mode). This bit is valid only when the SERRE bit in
PCICMD is 1.
0: Makes
SERR
output high-impedance state (driven
high by pull-up register)
1: Asserts
SERR
output during one PCICLK clock
cycle (low level output)
2 IOCS
0 SH:
R/W
PCI: R
INTA
Output
Controls the
INTA
output by software. This bit is valid
only in normal mode.
0: Makes
INTA
output high-impedance state (driven
high by pull-up registor)
1: Asserts
INTA
output (low level output)
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...