Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 481 of 1286
REJ09B0158-0100
13.3.3 Local
Register
(1) PCI Control Register (PCICR)
PCICR is a 32-bit register which specifies the operation of the PCIC.
The register is write protected; only writes in which the upper eight bits (that is, bits 31 to 24)
have the value H'A5 are performed. All other writes are ignored.
R/W
R/W
R/W
R
R
R/W
R
R/W
R/W
R/W
R/W
R
R
R
R
SH R/W:
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
PCI R/W:
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
SH R/W:
PCI R/W:
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
30
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Bit:
Initial value:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
0
0
0
—
—
0
0
0
0
0
0
0
0
0
0
RST
CTL
CFI
NIT
IOCS
R/W
0
SERR
—
—
BMAM
—
TBS
PFE
FTO
PFCS
—
—
—
—
Bit:
Initial value:
Bit Bit
Name
Initial
Value R/W
Description
31 to 24
H'00
SH:
R/W
PCI: R
Reserved
Set these bits to H'A5 only when writing to bits 11 to
8, 6, and 3 to 0.
These bits are always read as 0.
23 to 12
All 0
SH: R
PCI: R
Reserved
These bits are always read as 0. The write value
should always be 0.
11 PFCS 0 SH:
R/W
PCI: R
PCI Pre-Fetch Command Setting
This bit is valid only when the PFE bit is 1.
0: Always 8-byte pre-fetching
1: Always 32-byte pre-fetching
10 FTO 0 SH:
R/W
PCI: R
PCI
TRDY
Control Enable
In a target access, negate the
TRDY
, within 5 cycles
before disconnection.
0: Disabled
1: Enabled
9 PFE 0
SH:
R/W
PCI: R
PCI Pre-Fetch Enable
0: Disabled
1: Enabled
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...