Rev.1.00 Dec. 13, 2005 Page xliii of l
Tables
Section 1 Overview
Table 1.1
SH7780 Features....................................................................................................... 2
Table 1.2
Pin Functions .......................................................................................................... 11
Section 2 Programming Model
Table 2.1
Initial Register Values............................................................................................. 35
Table 2.2
Bit Allocation for FPU Exception Handling........................................................... 45
Section 3 Instruction Set
Table 3.1
Execution Order of Delayed Branch Instructions ................................................... 51
Table 3.2
Addressing Modes and Effective Addresses........................................................... 53
Table 3.3
Notation Used in Instruction List............................................................................ 57
Table 3.4
Fixed-Point Transfer Instructions ........................................................................... 59
Table 3.5
Arithmetic Operation Instructions .......................................................................... 61
Table 3.6
Logic Operation Instructions .................................................................................. 63
Table 3.7
Shift Instructions..................................................................................................... 64
Table 3.8
Branch Instructions ................................................................................................. 65
Table 3.9
System Control Instructions.................................................................................... 66
Table 3.10
Floating-Point Single-Precision Instructions ...................................................... 69
Table 3.11
Floating-Point Double-Precision Instructions..................................................... 70
Table 3.12
Floating-Point Control Instructions .................................................................... 70
Table 3.13
Floating-Point Graphics Acceleration Instructions ............................................. 71
Section 4 Pipelining
Table 4.1
Representations of Instruction Execution Patterns.................................................. 74
Table 4.2
Instruction Groups .................................................................................................. 84
Table 4.3
Combination of Preceding and Following Instructions........................................... 86
Table 4.4
Issue Rates and Execution Cycles........................................................................... 88
Section 5 Exception Handling
Table 5.1
Register Configuration............................................................................................ 97
Table 5.2
States of Register in Each Operating Mode ............................................................ 97
Table 5.3
Exceptions............................................................................................................. 102
Section 6 Floating-Point Unit (FPU)
Table 6.1
Floating-Point Number Formats and Parameters.................................................. 131
Table 6.2
Floating-Point Ranges........................................................................................... 132
Table 6.3
Bit Allocation for FPU Exception Handling......................................................... 140
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...