Rev.1.00 Dec. 13, 2005 Page xii of l
7.7.5
Memory-Mapped PMB Configuration.................................................................. 192
7.7.6
Notes on Using 32-Bit Address Extended Mode .................................................. 194
Section 8 Caches................................................................................................ 197
8.1
Features.............................................................................................................................. 197
8.2
Register Descriptions ......................................................................................................... 200
8.2.1
Cache Control Register (CCR) ............................................................................. 201
8.2.2
Queue Address Control Register 0 (QACR0)....................................................... 203
8.2.3
Queue Address Control Register 1 (QACR1)....................................................... 204
8.2.4
On-Chip Memory Control Register (RAMCR) .................................................... 205
8.3
Operand Cache Operation.................................................................................................. 207
8.3.1
Read Operation ..................................................................................................... 207
8.3.2
Prefetch Operation ................................................................................................ 208
8.3.3
Write Operation .................................................................................................... 209
8.3.4
Write-Back Buffer ................................................................................................ 211
8.3.5
Write-Through Buffer........................................................................................... 211
8.3.6
OC Two-Way Mode ............................................................................................. 211
8.4
Instruction Cache Operation .............................................................................................. 212
8.4.1
Read Operation ..................................................................................................... 212
8.4.2
Prefetch Operation ................................................................................................ 213
8.4.3
IC Two-Way Mode............................................................................................... 213
8.5
Cache Operation Instruction .............................................................................................. 214
8.5.1
Coherency between Cache and External Memory ................................................ 214
8.5.2
Prefetch Operation ................................................................................................ 215
8.6
Memory-Mapped Cache Configuration ............................................................................. 216
8.6.1
IC Address Array .................................................................................................. 217
8.6.2
IC Data Array ....................................................................................................... 219
8.6.3
OC Address Array ................................................................................................ 220
8.6.4
OC Data Array...................................................................................................... 222
8.7
Store Queues ...................................................................................................................... 223
8.7.1
SQ Configuration.................................................................................................. 223
8.7.2
Writing to SQ........................................................................................................ 223
8.7.3
Transfer to External Memory ............................................................................... 224
8.7.4
Determination of SQ Access Exception................................................................ 225
8.7.5
Reading from SQ .................................................................................................. 225
8.8
Notes on Using 32-Bit Address Extended Mode ............................................................... 226
Section 9 L Memory.......................................................................................... 227
9.1
Features.............................................................................................................................. 227
9.2
Register Descriptions ......................................................................................................... 228
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...