Section 25 Audio Codec Interface (HAC)
Rev.1.00 Dec. 13, 2005 Page 956 of 1286
REJ09B0158-0100
Figure 25.1 shows a block diagram of the HAC.
HAC_RES
HAC_SDOUT
HAC_SYNC
HAC_SDIN
HAC_BITCLK
Bit control signal
Contlol
signal
Contlol
signal
Interrupt request
Interrupt request
Internal bus interface
(Reception)
Internal bus interface
(Transmssion)
HAC receiver
Data[19:0]
Data[31:0]
Data[31:0]
Peripheral bus
Data[19:0]
Data[19:0]
Data[19:0]
HAC transmitter
Shift register for slot 1
Shift register for slot 2
Shift register for slot 3
Shift register for slot 4
Shift register for slot 1
Shift register for slot 2
Shift register for slot 3
Shift register for slot 4
DMA control
DMA control
CSAR TX buffer
CSDR TX buffer
PCML TX buffer
PCMR TX buffer
CSAR RX buffer
CSDR RX buffer
PCML RX buffer
PCMR RX buffer
Data[19:0]
Data[19:0]
Data[19:0]
Data[19:0]
DMA request
DMA request
Slot3, slot4
request signal
Figure 25.1 Block Diagram
25.2 Input/Output
Pins
Table 25.1 describes the HAC pin configuration.
Table 25.1 Pin Configuration
Pin Name
I/O
Function
HAC_BITCLK
Input
HAC serial data clock
HAC_SDIN
Input
HAC serial data incoming to Rx frame
HAC_SDOUT
Output
HAC serial data outgoing from Tx frame
HAC_SYNC
Output
HAC frame sync
HAC_RES
Output
HAC reset (negative logic signal)
Note: These pins are multiplexed with the SIOF, SSI and GPIO pins.
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...