Section 11 Local Bus State Controller (LBSC)
Rev.1.00 Dec. 13, 2005 Page 369 of 1286
REJ09B0158-0100
CLKOUT
T
AS1
T
1
T
S1
T
W
T
W
T
W
T
W
T
2
T
H1
T
H2
T
AH1
Notes: 1. When CSnBCR RDSPL is set to 1.
2. When CSnWCR.BSH is set to 1.
A25 to A0
CSn
R/
W
RD
(read)
D31 to D0
(read)
WE
(write)
D31-D0
(ADS = 0)
(write)
D31-D0
(ADS = 1 to 7)
(write)
BS
TS1:
CSn
assertion-
RD
assertion
delay cycle (
RD
Setup cycle)
CSnWCR.RDS (0 to 7 cycles)
TH1,TH2:
RD
Negation-
CSn
Negation
delay cycle (
RD
Hold cycle)
CSnWCR.RDH (0 to 7 cycles)
TAS1:
Address Setup cycle
CSnWCR.ADS (0 to 7 cycles)
TW:
Insert wait cycle
CSnWCR.IW (0 to 25 cycles)
TAH1:
Address Hold cycle
CSnWCR.ADH
(0 to 7 cycles)
TS1:
CSn
assertion-
WE
assertion delay cycle
(
WE
Setup cycle)
CSnWCR.WTS (0 to 7 cycles)
TAS1:
Address Setup cycle
CSnWCR.ADS (0 to 7 cycles)
TW:
Insert wait cycle
CSnWCR.IW (0 to 25 cycles)
CLKOUT
CLKOUT
*
1
TAH1:
Address Hold cycle
CSnWCR.ADH (0 to 7 cycles)
*
2
TH1,TH2:
WE
Negation-
CSn
Negation delay cycle
(
WE
Hold cycle)
CSnWCR.WTH (0 to 7 cycles)
Figure 11.10 SRAM Interface Wait Timing (Read-Strobe Negate Timing Setting)
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...