Section 23 Serial Protocol Interface (HSPI)
Rev.1.00 Dec. 13, 2005 Page 851 of 1286
REJ09B0158-0100
23.2 Input/Output
Pins
The input/output pins of the HSPI is shown in table 23.1.
Table 23.1 Pin Configuration
Pin Name
Function
I/O
Description
HSPI_CLK
Serial bit clock pin Input/Output Clock
input/output
HSPI_TX Transmit
data
pin Output Transmit
data
output
HSPI_RX
Receive data pin
Input
Receive data input
HSPI_CS
Chip select pin
Input/Output Chip
select
Note: These pins are multiplexed with the SCIF channel 0, FLCTL, GPIO and mode control pins.
23.3 Register
Descriptions
Table 23.2 shows the HSPI register configuration. Table 23.3 shows the register states in each
processing mode.
Table 23.2 Register Configuration
Register Name
Abbrev. R/W
P4 Address
Area 7 Address Size
Sync
Clock
Control register
SPCR
R/W
H'FFE5 0000
H'1FE5 0000
32
Pck
Status register
SPSR
R/W
*
H'FFE5 0004
H'1FE5 0004
32
Pck
System control register
SPSCR
R/W
H'FFE5 0008
H'1FE5 0008
32
Pck
Transmit buffer register
SPTBR
R/W
H'FFE5 000C
H'1FE5 000C
32
Pck
Receive buffer register
SPRBR
R
H'FFE5 0010
H'1FE5 0010
32
Pck
Note: To clear the flag, only 0s are written to bits 4 and 3.
Table 23.3 Register States of HSPI in Each Processing Mode
Register Name
Abbrev.
Power-on Reset
by
PRESET
Pin/WDT/H-UDI
Manual Reset by
WDT/Multiple
Exception
Sleep by
SLEEP
Instruction
Module
Standby
Control register
SPCR
H'0000 0000
H'0000 0000
Retained
Retained
Status register
SPSR
H'0000 0020
H'xxxx xx20
Retained
Retained
System control register
SPSCR
H'0000 0040
H'0000 0040
Retained
Retained
Transmit buffer register
SPTBR
H'0000 0000
H'0000 0000
Retained
Retained
Receive buffer register
SPRBR
H'0000 0000
H'0000 0000
Retained
Retained
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...