Rev.1.00 Dec. 13, 2005 Page xxi of l
22.3.2
Clock Select Register (SISCR) ............................................................................. 804
22.3.3
Control Register (SICTR) ..................................................................................... 806
22.3.4
Transmit Data Register (SITDR) .......................................................................... 809
22.3.5
Receive Data Register (SIRDR) ........................................................................... 810
22.3.6
Transmit Control Data Register (SITCR) ............................................................. 811
22.3.7
Receive Control Data Register (SIRCR) .............................................................. 812
22.3.8
Status Register (SISTR)........................................................................................ 813
22.3.9
Interrupt Enable Register (SIIER)......................................................................... 819
22.3.10
FIFO Control Register (SIFCTR) ......................................................................... 821
22.3.11
Transmit Data Assign Register (SITDAR) ........................................................... 823
22.3.12
Receive Data Assign Register (SIRDAR)............................................................. 824
22.3.13
Control Data Assign Register (SICDAR) ............................................................. 825
22.4
Operation ........................................................................................................................... 827
22.4.1
Serial Clocks ......................................................................................................... 827
22.4.2
Serial Timing ........................................................................................................ 829
22.4.3
Transfer Data Format............................................................................................ 830
22.4.4
Register Allocation of Transfer Data .................................................................... 832
22.4.5
Control Data Interface .......................................................................................... 834
22.4.6
FIFO...................................................................................................................... 836
22.4.7
Transmit and Receive Procedures......................................................................... 838
22.4.8
Interrupts............................................................................................................... 843
22.4.9
Transmit and Receive Timing............................................................................... 845
Section 23 Serial Protocol Interface (HSPI) ......................................................849
23.1
Features.............................................................................................................................. 849
23.2
Input/Output Pins ............................................................................................................... 851
23.3
Register Descriptions ......................................................................................................... 851
23.3.1
Control Register (SPCR)....................................................................................... 852
23.3.2
Status Register (SPSR) ......................................................................................... 854
23.3.3
System Control Register (SPSCR)........................................................................ 857
23.3.4
Transmit Buffer Register (SPTBR)....................................................................... 859
23.3.5
Receive Buffer Register (SPRBR) ........................................................................ 860
23.4
Operation ........................................................................................................................... 861
23.4.1
Operation Overview without DMA (FIFO Mode Disabled)................................. 861
23.4.2
Operation Overview with DMA ........................................................................... 862
23.4.3
Operation with FIFO Mode Enabled .................................................................... 862
23.4.4
Timing Diagrams .................................................................................................. 863
23.4.5
HSPI Software Reset ............................................................................................ 864
23.4.6
Clock Polarity and Transmit Control .................................................................... 864
23.4.7
Transmit and Receive Routines ............................................................................ 864
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...