Rev.1.00 Dec. 13, 2005 Page xxii of l
Section 24 Multimedia Card Interface (MMCIF) ............................................. 865
24.1
Features.............................................................................................................................. 865
24.2
Input/Output Pins ............................................................................................................... 866
24.3
Register Descriptions ......................................................................................................... 867
24.3.1
Command Registers 0 to 5 (CMDR0 to CMDR5)................................................ 871
24.3.2
Command Start Register (CMDSTRT) ................................................................ 872
24.3.3
Operation Control Register (OPCR) ..................................................................... 873
24.3.4
Card Status Register (CSTR) ................................................................................ 875
24.3.5
Interrupt Control Registers 0 to 2 (INTCR0 to INTCR2)..................................... 877
24.3.6
Interrupt Status Registers 0 to 2 (INTSTR0 to INTSTR2) ................................... 880
24.3.7
Transfer Clock Control Register (CLKON).......................................................... 885
24.3.8
Command Timeout Control Register (CTOCR) ................................................... 886
24.3.9
Transfer Byte Number Count Register (TBCR) ................................................... 887
24.3.10
Mode Register (MODER)..................................................................................... 888
24.3.11
Command Type Register (CMDTYR).................................................................. 889
24.3.12
Response Type Register (RSPTYR) ..................................................................... 890
24.3.13
Transfer Block Number Counter (TBNCR).......................................................... 894
24.3.14
Response Registers 0 to 16, D (RSPR0 to RSPR16, RSPRD).............................. 895
24.3.15
Data Timeout Register (DTOUTR) ...................................................................... 897
24.3.16
Data Register (DR) ............................................................................................... 898
24.3.17
FIFO Pointer Clear Register (FIFOCLR) ............................................................. 899
24.3.18
DMA Control Register (DMACR) ....................................................................... 900
24.4
Operation ........................................................................................................................... 901
24.4.1
Operations in MMC Mode.................................................................................... 901
24.5
MMCIF Interrupt Sources.................................................................................................. 931
24.6
Operations when Using DMA ........................................................................................... 932
24.6.1
Operation in Read Sequence................................................................................. 932
24.6.2
Operation in Write Sequence ................................................................................ 942
24.7
Register Accesses with Little Endian Specification........................................................... 953
Section 25 Audio Codec Interface (HAC)......................................................... 955
25.1
Features.............................................................................................................................. 955
25.2
Input/Output Pins ............................................................................................................... 956
25.3
Register Descriptions ......................................................................................................... 957
25.3.1
Control and Status Register (HACCR) ................................................................. 958
25.3.2
Command/Status Address Register (HACCSAR) ................................................ 960
25.3.3
Command/Status Data Register (HACCSDR)...................................................... 962
25.3.4
PCM Left Channel Register (HACPCML) ........................................................... 963
25.3.5
PCM Right Channel Register (HACPCMR) ........................................................ 965
25.3.6
TX Interrupt Enable Register (HACTIER) ........................................................... 966
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...