Section 12 DDR-SDRAM Interface (DDRIF)
Rev.1.00 Dec. 13, 2005 Page 422 of 1286
REJ09B0158-0100
Bit Bit
Name
Initial
Value R/W Description
63 to 12
All
0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
11 to 8
SPLIT
0001
R/W
DDR-SDRAM Memory Configuration
These bits specify the row/column configuration of the
DDR-SDRAM.
0001: 12
×
9 (= product with 8 M
×
16 bits)
0011: 13
×
9 (= product with 16 M
×
16 bits)
0100: 13
×
10 (= product with 32 M
×
16 bits)
0110: 14
×
10 (= product with 64 M
×
16 bits)
Other than above: Setting prohibited
The relationship between the SPLIT bits and numbers
of rows and columns is shown in section 12.5.6,
Address Multiplexing.
7 to 0
All
0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
12.4.5 SDRAM
Mode Register (SDMR)
SDMR refers to the mode register and extended mode register of the DDR-SDRAM. Since the
SDMR is physically within the SDRAM rather than the DDRIF, reading the registers is invalid.
Only the address bits have any meaning for the DDR-SDRAM and any data included in the write
operation is ignored.
Writing to the SDMR proceeds when the signal output on pins connected to the DDR-SDRAM is
as shown in the table below.
Address bits 12 to 3 correspond to external pins MA9 to MA0, address bits 14 and 13 to external
pins BA1 and BA0, and address bits 18 to 15 to external pins MA13 to MA10. These bits contain
the values for the mode registers.
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...