Rev.1.00 Dec. 13, 2005 Page xv of l
Section 12 DDR-SDRAM Interface (DDRIF)...................................................401
12.1
Features.............................................................................................................................. 401
12.2
Input/Output Pins ............................................................................................................... 403
12.3
Address Space, Bus Width, and Data Alignment............................................................... 404
12.3.1
Address Space of the DDRIF................................................................................ 404
12.3.2
Memory Data Bus Width ...................................................................................... 405
12.3.3
Data Alignment..................................................................................................... 406
12.4
Register Descriptions ......................................................................................................... 410
12.4.1
Memory Interface Mode Register (MIM) ............................................................. 412
12.4.2
SDRAM Control Register (SCR).......................................................................... 416
12.4.3
SDRAM Timing Register (STR) .......................................................................... 418
12.4.4
SDRAM Row Attribute Register (SDR)............................................................... 421
12.4.5
SDRAM Mode Register (SDMR)......................................................................... 422
12.4.6
DDR-SDRAM Back-up Register (DBK).............................................................. 424
12.5
Operation ........................................................................................................................... 425
12.5.1
DDR-SDRAM Access .......................................................................................... 425
12.5.2
DDR-SDRAM Initialization Sequence ................................................................. 425
12.5.3
Supported SDRAM Commands............................................................................ 426
12.5.4
SDRAM Access Mode.......................................................................................... 427
12.5.5
Power-Down Modes ............................................................................................. 427
12.5.6
Address Multiplexing ........................................................................................... 429
12.6
DDR-SDRAM Basic Timing ............................................................................................. 430
12.7
Usage Notes ....................................................................................................................... 440
12.7.1
Operating Frequency............................................................................................. 440
12.7.2
Stopping Clock ..................................................................................................... 440
12.7.3
Using SCR to Issue REFA Command (Outside the Initialization Sequence) ....... 440
12.7.4
Timing of Connected SDRAM ............................................................................. 440
12.7.5
Setting Auto-Refresh Interval ............................................................................... 441
Section 13 PCI Controller (PCIC) .....................................................................443
13.1
Features.............................................................................................................................. 443
13.2
Input/Output Pins ............................................................................................................... 446
13.3
Register Descriptions ......................................................................................................... 449
13.3.1
PCIC Enable Control Register (PCIECR) ............................................................ 455
13.3.2
Configuration Registers ........................................................................................ 456
13.3.3
Local Register ....................................................................................................... 481
13.4
Operation ........................................................................................................................... 522
13.4.1
Supported PCI Commands.................................................................................... 522
13.4.2
PCIC Initialization ................................................................................................ 523
13.4.3
Master Access ....................................................................................................... 524
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...