Rev.1.00 Dec. 13, 2005 Page xxxix of l
Figure 25.5 Sample Flowchart for Off-Chip Codec Register Read (1) ...................................... 978
Figure 25.6 Sample Flowchart for Off-Chip Codec Register Read (2) ...................................... 979
Figure 25.7 Sample Flowchart for Off-Chip Codec Register Read (3) ...................................... 980
Section 26 Serial Sound Interface (SSI) Module
Figure 26.1 Block Diagram of SSI Module ................................................................................ 984
Figure 26.2 Philips Format (with no Padding).......................................................................... 1000
Figure 26.3 Philips Format (with Padding)............................................................................... 1000
Figure 26.4 Sony Format (with Serial Data First, Followed by Padding Bits) ......................... 1001
Figure 26.5 Matsushita Format (with Padding Bits First, Followed by Serial Data)................ 1001
Figure 26.6 Multi-channel Format (4 Channels, No Padding).................................................. 1003
Figure 26.7 Multi-channel Format (6 Channels with High Padding) ....................................... 1003
Figure 26.8 Multi-channel Format (8 Channels, with Padding Bits First,
Followed by Serial Data, with Padding)................................................................ 1004
Figure 26.9 Basic Sample Format
(Transmit Mode with Example System/Data Word Length)................................. 1005
Figure 26.10 Inverted Clock ..................................................................................................... 1005
Figure 26.11 Inverted Word Select........................................................................................... 1006
Figure 26.12 Inverted Padding Polarity.................................................................................... 1006
Figure 26.13 Padding Bits First, Followed by Serial Data, with Delay.................................... 1006
Figure 26.14 Padding Bits First, Followed by Serial Data, without Delay............................... 1007
Figure 26.15 Serial Data First, Followed by Padding Bits, without Delay............................... 1007
Figure 26.16 Parallel Right Aligned with Delay....................................................................... 1007
Figure 26.17 Mute Enabled ...................................................................................................... 1008
Figure 26.18 Compressed Data Format, Slave Transmitter, Burst Mode Disabled.................. 1009
Figure 26.19 Compressed Data Format, Slave Transmitter, and Burst Mode Enabled ............ 1009
Figure 26.20 Transition Diagram between Operation Modes................................................... 1011
Figure 26.21 Transmission Using DMA Controller ................................................................. 1013
Figure 26.22 Transmission using Interrupt Data Flow Control ................................................ 1014
Figure 26.23 Reception using DMA Controller........................................................................ 1016
Figure 26.24 Reception using Interrupt Data Flow Control ..................................................... 1017
Section 27 NAND Flash Memory Controller (FLCTL)
Figure 27.1 FLCTL Block Diagram ......................................................................................... 1023
Figure 27.2 Read Operation Timing for NAND-Type Flash Memory (1)................................ 1044
Figure 27.3 Programming Operation Timing for NAND-Type Flash Memory (1).................. 1045
Figure 27.4 Programming Operation Timing for NAND-Type Flash Memory (2).................. 1045
Figure 27.5 Relationship between DMA Transfer and Sector (Data and Control Code),
and Memory and DMA Transfer........................................................................... 1046
Figure 27.6 Relationship between Sector Number and Address Expansion of
NAND-Type Flash Memory.................................................................................. 1047
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...