Rev.1.00 Dec. 13, 2005 Page xli of l
Figure 31.18 PCMCIA I/O Bus Cycle (TEDx = 1, THEx = 1,
IW/PCIW = 1, One Internal Wait, Dynamic Bus Sizing).................................... 1175
Figure 31.19 MPX Basic Bus Cycle: Read............................................................................... 1176
Figure 31.20 MPX Basic Bus Cycle: Write.............................................................................. 1177
Figure 31.21 MPX Bus Cycle: Burst Read............................................................................... 1178
Figure 31.22 MPX Bus Cycle: Burst Write .............................................................................. 1179
Figure 31.23 Byte Control SRAM Bus Cycle .......................................................................... 1180
Figure 31.24 Byte Control SRAM Bus Cycle: Basic Read Cycle
(No Wait, No Address Setup/Hold Time Insertion, RDS = 1, RDH = 0)............ 1181
Figure 31.25 MCLK Output Timing......................................................................................... 1183
Figure 31.26 Read Timing of DDR-SDRAM (2 Burst Read) ................................................. 1184
Figure 31.27 Write Timing of DDR-SDRAM (2 Burst Write)................................................. 1185
Figure 31.28 NMI Input Timing ............................................................................................... 1186
Figure 31.29 IRQ/IRL, GPIO Interrupt Input and IRQOUT Output Timing............................ 1187
Figure 31.30 PCI Clock Input Timing ...................................................................................... 1189
Figure 31.31 Output Signal Timing.......................................................................................... 1189
Figure 31.32 Input Signal Timing............................................................................................. 1189
Figure 31.33
DREQ
and
DRAK
Timing .................................................................................. 1190
Figure 31.34 TCLK Input Timing ............................................................................................ 1191
Figure 31.35 CMT Timing (1).................................................................................................. 1192
Figure 31.36 CMT Timing (2).................................................................................................. 1192
Figure 31.37 SCIFn_SCK Input Clock Timing (n = 0, 1) ........................................................ 1193
Figure 31.38 SCIF Channel n I/O Synchronous Mode Clock Timing (n = 0, 1) ...................... 1194
Figure 31.39 SIOF_MCLK Input Timing................................................................................. 1195
Figure 31.40 SIOF Transmission/Reception Timing (Master Mode 1, Fall Sampling)............ 1196
Figure 31.41 SIOF Transmission/Reception Timing (Master Mode 1, Rise Sampling)........... 1196
Figure 31.42 SIOF Transmission/Reception Timing (Master Mode 2, Fall Sampling)............ 1197
Figure 31.43 SIOF Transmission/Reception Timing (Master Mode 2, Rise Sampling)........... 1197
Figure 31.44 SIOF Transmission/Reception Timing (Slave Mode 1, Slave Mode 2) .............. 1198
Figure 31.45 HSPI Data Output/Input Timing ......................................................................... 1200
Figure 31.46 MMCIF Transmit Timing.................................................................................... 1201
Figure 31.47 MMCIF Receive Timing ..................................................................................... 1202
Figure 31.48 HAC Cold Reset Timing ..................................................................................... 1203
Figure 31.49 HAC SYNC Output Timing ................................................................................ 1203
Figure 31.50 HAC Clock Input Timing.................................................................................... 1203
Figure 31.51 HAC Interface Module Signal Timing ................................................................ 1204
Figure 31.52 SSI Clock Input/Output Timing .......................................................................... 1205
Figure 31.53 SSI Transmit Timing (1) ..................................................................................... 1205
Figure 31.54 SSI Transmit Timing (2) ..................................................................................... 1206
Figure 31.55 SSI Receive Timing (1)....................................................................................... 1206
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...