Section 28 General Purpose I/O (GPIO)
Rev.1.00 Dec. 13, 2005 Page 1058 of 1286
REJ09B0158-0100
Pin Name
Port GPIO
Multiplexed
Module
GPIO
Interrupt
SCIF0_CTS
/
INTD
/FCLE
*
H
PH1
input/output
SCIF0/PCIC/FLCTL
Available
SCIF0_RTS
/
HSPI_CS
/
FSE
*
H
PH0
input/output
SCIF0/HSPI/FLCTL
Available
SIOF_TXD/HAC_SDOUT/SSI_SDATA
*
J
PJ5
input/output
SIOF/HAC/SSI
SIOF_RXD/HAC_SDIN/SSI_SCK
*
J PJ4
input/output SIOF/HAC/SSI
SIOF_SYNC/HAC_SYNC/SSI_WS
*
J PJ3
input/output SIOF/HAC/SSI
SIOF_MCLK/
HAC_RES
*
J
PJ2
input/output
SIOF/HAC
SIOF_SCK/HAC_BITCLK/SSI_CLK
*
J PJ1
input/output
SIOF/HAC/SSI
TCLK/
IOIS16
*
J
PJ0
input/output
TMU/LBSC
Available
DREQ0
K PK7
input/output DMAC
DREQ1
K PK6
input/output DMAC
DREQ2
/
INTB
/AUDATA0
*
K
PK5
input/output
DMAC/LBSC/H-UDI
Available
DREQ3
/
INTC
/AUDATA1
*
K
PK4
input/output
DMAC/LBSC/H-UDI
Available
DACK2
/
MRESETOUT
/AUDATA2
*
K PK3
input/output DMAC/LBSC/H-UDI
DACK3
/
IRQOUT
/AUDATA3
*
K
PK2
input/output
DMAC/LBSC/H-UDI
DRAK2
/
CE2A
*
K
PK1
output
DMAC/LBSC/H-UDI
DRAK3
/
CE2B
/AUDSYNC
*
K
PK0
output
DMAC/LBSC/H-UDI
DACK0
/MODE0 L
PL3
output
DMAC/—
DACK1
/MODE1 L
PL2
output
DMAC/—
DRAK0
/MODE2 L
PL1
output
DMAC/—
DRAK1
/MODE7 L
PL0
output
DMAC/—
BREQ
M
PM1
input/output
LBSC
BACK
M
PM0
input/output
LBSC
IRQ/
IRL4
/FD4/MODE3
*
—
—
INTC/FLCTL/—
IRQ/
IRL5
/FD5/MODE4
*
—
—
INTC/FLCTL/—
IRQ/
IRL6
/FD6/MODE6
*
—
—
INTC/FLCTL/—
AUDATA0/FD0
*
—
—
H-UDI/FLCTL
AUDATA1/FD1
*
—
—
H-UDI/FLCTL
AUDATA2/FD2
*
—
—
H-UDI/FLCTL
AUDATA3/FD3
*
—
—
H-UDI/FLCTL
AUDCK/FALE
*
—
—
H-UDI/FLCTL
AUDSYNC/
FCE
*
—
—
H-UDI/FLCTL
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...