Rev.1.00 Dec. 13, 2005 Page xlv of l
Table 11.10
16-Bit External Device/Big-Endian Access and Data Alignment..................... 353
Table 11.11
8-Bit External Device/Big-Endian Access and Data Alignment....................... 354
Table 11.12
32-Bit External Device/Little-Endian Access and Data Alignment.................. 355
Table 11.13
16-Bit External Device/Little-Endian Access and Data Alignment.................. 355
Table 11.14
8-Bit External Device/Little-Endian Access and Data Alignment.................... 356
Table 11.15
Relationship between Address and CE When Using PCMCIA Interface......... 375
Table 11.16
Relationship between D31 to D29 and Access Size in Address Phase ............. 383
Section 12 DDR-SDRAM Interface (DDRIF)
Table 12.1
Pin Configuration.................................................................................................. 403
Table 12.2
Access and Data Alignment in Little Endian Mode.............................................. 406
Table 12.3
Access and Data Alignment in Big Endian Mode................................................. 408
Table 12.4
Register Configuration.......................................................................................... 410
Table 12.5
Register States in Each Operating Mode .............................................................. 411
Table 12.6
SDRAM Commands Issuable by DDRIF ............................................................. 426
Table 12.7
Relationship between SPLIT Bits and Address Multiplexing............................... 429
Section 13 PCI Controller (PCIC)
Table 13.1
Input/Output Pins.................................................................................................. 446
Table 13.2
List of PCIC Registers .......................................................................................... 449
Table 13.3
Register States in Each Operating Mode .............................................................. 452
Table 13.4
Supported Bus Commands.................................................................................... 522
Table 13.5
PCIC Address Map ............................................................................................... 524
Table 13.6
Interrupt Priority ................................................................................................... 543
Section 14 Direct Memory Access Controller (DMAC)
Table 14.1
Pin Configuration.................................................................................................. 559
Table 14.2
Register Configuration of DMAC......................................................................... 561
Table 14.3
Register States in Each Processing Mode ............................................................. 564
Table 14.4
Transfer Request Sources ..................................................................................... 587
Table 14.5
Selecting External Request Detection with DL, DS Bits ...................................... 589
Table 14.6
Selecting External Request Detection with DO Bit .............................................. 589
Table 14.7
Peripheral Module Request Modes ....................................................................... 591
Table 14.8
DMA Transfer Matrix in Auto-Request Mode (all channels)............................... 599
Table 14.9
DMA Transfer Matrix in External Request Mode (only channels 0 to 3)............. 600
Table 14.10
DMA Transfer Matrix in Peripheral module Request Mode ............................ 601
Table 14.11
Register Settings for SRAM, Burst ROM, Byte Control SRAM Interface....... 611
Table 14.12
Register Settings for PCMCIA Interface .......................................................... 612
Table 14.13
Register Settings for MPX Interface (Read Access)......................................... 612
Table 14.14
Register Settings for MPX Interface (Write Access) ........................................ 612
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...